X-Git-Url: https://git.lttng.org/?a=blobdiff_plain;f=test_qsbr.c;h=2e1a0ecff23f183ed43a920b495b8c1c61bf7dff;hb=ec3aaabbc4b507388502ee760e4ecf3ce5894176;hp=dc871dc118ee9c82d5fd1676533eef1751552844;hpb=9e31d0f0084e781405056c347aa4a8c53f676096;p=urcu.git diff --git a/test_qsbr.c b/test_qsbr.c index dc871dc..2e1a0ec 100644 --- a/test_qsbr.c +++ b/test_qsbr.c @@ -35,6 +35,9 @@ #include "arch.h" +/* Make this big enough to include the POWER5+ L3 cacheline size of 256B */ +#define CACHE_LINE_SIZE 4096 + #if defined(_syscall0) _syscall0(pid_t, gettid) #elif defined(__NR_gettid)